# Millimeter-Wave Reflective-Type Phase Shifter in CMOS Technology

Behzad Biglarbegian, *Student Member, IEEE*, Mohammad Reza Nezhad-Ahmadi, *Student Member, IEEE*, Mohammad Fakharzadeh, *Member, IEEE*, and Safieddin Safavi-Naeini, *Member, IEEE* 

Abstract—The design and measurement of a compact, wide-band reflective-type phase shifter in 90 nm CMOS technology in V-band frequency is presented. This phase shifter has a fractional bandwidth of 26% and an average insertion loss of 6 dB over all phase states. The chip area is only 0.08 mm<sup>2</sup>. Measurement results show that the developed phase shifter provides 90° continuous phase shift over the frequency range of 50–65 GHz. The measured return loss is greater than 12 dB at 50 GHz. The output power is linear up to at least 4 dBm input power.

*Index Terms*—CMOS, millimeter wave, reflective type phase shifter, 60 GHz.

#### I. INTRODUCTION

**P** HASED array technology is the ultimate solution for Non-Line-of-Sight (NLOS) millimeter-wave (mm-wave) communication. The fast growing short-range wireless applications, such as Wireless Personal Area Network (WPAN), require wideband devices operating from 57 to 64 GHz in North America. Furthermore, the success of silicon integration over the last decade has motivated the research and investment on low-power integrated mm-wave phased arrays in silicon [1].

The phase shifter is the key component of a phased array system. A substantial body of research has been conducted on developing different types of phase shifters [2]–[6]. A compact, low-power and linear phase shifter lowers the cost and complexity of the phased array system, significantly. Although designing such a phase shifter is a challenge, the variation of the overall loss of the phase shifter versus the control voltage (or number of bits) is the crucial problem, which can deteriorate the phased array gain to a large extent [7]. Active phase shifters reduce loss variations. Indeed, interesting results in terms of chip area, linearity and insertion loss have been achieved at K-band [2] and Q-band [3]. Nevertheless, at V-band the reported works suffer from high insertion loss [5] or power consumption [6].

An analog phase shifter provides a continuous phase shift, which reduces the beam-pointing error of the phased array antenna. Furthermore, it has been shown that a continuous phase shifter results in the lowest error vector magnitude (EVM) compared to 3, 4, and 5-bit digital phase shifters [8].

The authors are with the Electrical and Computer Engineering Department, University of Waterloo, Waterloo, ON N2L 3G1, Canada (e-mail: bbiglarb@uwaterloo.ca).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/LMWC.2009.2027065



Fig. 1. (a) General block diagram of the reflective-type phase shifter. (b) The proposed reflective load. (c) Cross section of the broadside structure implemented in CMOS technology.

In this letter, a broadband Reflective-Type Phase Shifter (RTPS) at V-band is designed in 90 nm CMOS technology. This RTPS provides 90 degree continuous phase shift over the frequency band of 50–65 GHz. The mean insertion loss of the phase shifter is 6 dB for all phase states. This device needs only one control voltage to adjust the phase shift. Compared to active phase shifters, this passive device has negligible dc power consumption and a small chip area (0.08 mm<sup>2</sup>). To the best of the authors' knowledge, this is the *first* reported RTPS in CMOS technology at V-band.

In the following, the design steps of the proposed phase shifter as well as the measurement results will be explained.

## II. REFLECTIVE-TYPE PHASE SHIFTER IN CMOS TECHNOLOGY

Fig. 1(a) shows the general block diagram of the RTPS. The reflected signals from the reflective loads are added in-phase at the output port, while the out of phase signals at the input port provide good matching conditions for the phase shifter. The maximum phase shift depends on the load type.

## A. Reflective Load Design

In the integrated RTPS design, varactors are used in the design of the reflective loads. Varactors can be implemented in CMOS technology by using a regular CMOS transistor in which the source and drain terminals are connected together. Applying a variable voltage between the gate and drain/source of this structure generates a variable capacitor. Assume a transistor

Manuscript received April 01, 2009; revised April 13, 2009. First published August 11, 2009; current version published September 02, 2009. This work was supported by CMC, NSERC, RIM, and OCE.

with  $W = 7 \ \mu m$  and  $L = 0.37 \ \mu m$ , where W and L are width and length of the transistor, respectively. The high-frequency device simulation demonstrates that, at 60 GHz frequency, by varying the applied dc voltage from 0 to 1 V, the transistor functions as a varactor with a minimum capacitance ( $C_{v,min}$ ) of 49 fF and a tuning ratio of 3. The proposed reflective load is shown in Fig. 1(b). This load contains two inductors, a capacitor and a varactor. The input impedance of this load, for ideal inductors and capacitors is given by

$$Z_{\rm in} = j \left( \frac{\omega^2 L_1 C_v - 1}{\omega C_v + \omega C_1 - \omega^3 C_v C_1 L_1} + \omega L_2 \right) \qquad (1)$$

where  $C_v$  denotes the varactor capacitance and  $C_1, L_1$  and  $L_2$  are the capacitance and inductance of the matching elements shown in Fig. 1(b). The phase of the reflection coefficient can be expressed as

$$\theta = -2\tan^{-1}\left(\frac{\operatorname{Im}(Z_{\rm in})}{Z_0}\right).$$
 (2)

The output phase of the phase shifter changes with  $\theta$ , which itself depends on varactor capacitance,  $C_v$ . By setting  $L_1 = (\omega^2 C_{v,\min})^{-1}$ ,  $C_1 = C_{v,\max}/(\omega^2 L_1 C_{v,\max} - 1)$  and  $L_2 = 0$ , the output phase changes from 0° to 180°. In practice, the resistive parts of the inductors and capacitors limit the overall phase shift of the phase shifter and add to the insertion loss. By optimizing  $L_1, L_2$  and  $C_2$ , (at 170 pH, 60 pH and 60 fF, respectively) an optimum load with minimum loss and more than 90° phase shift over the frequency range of interest is attained.

## B. 90° Hybrid Design

For a broadband 90° hybrid, a broadside coupler is utilized. This structure has a broadband behavior. Moreover, it is shielded from the lossy silicon substrate, which is the main source of loss for passive devices on CMOS. As shown in Fig. 1(c), a broadside coupler consists of two parallel microstrip lines on different layers in a multi-layer transmission line structure. The propagating mode of a symmetric broadside coupler can be decomposed into the even and odd modes. Each mode has its specific characteristic impedance. The closed form expressions for the even and odd characteristic impedances of the symmetric broadside coupler can be used for the initial design [9]. The broadside structure is implemented using the thick metals of the CMOS process. The two coupled lines are designed at the metal layers 6 and 7 of the 90 nm CMOS process, where the distance between the metal layers is 0.75  $\mu$ m. The physical parameters of the broadside coupler, i.e., line width and position of the coupled lines, shown by W and  $\Delta$  in Fig. 1(c), are optimized using Ansoft HFSS. The simulation results of the designed 90° hybrid show that the coupling and isolation are 3 dB and more than 16 dB, respectively. The overall phase difference between the through and coupled ports is  $90^{\circ} \pm 1^{\circ}$  over the frequency range of 45-75 GHz.

### **III. MEASUREMENT RESULTS**

The die micrograph of the fabricated phase shifter is shown in Fig. 2, where the chip area excluding pads is



Fig. 2. Die micrograph of the 90 nm CMOS RTPS.



Fig. 3. Measured relative phase shift and insertion loss of the phase shifter versus control voltage at 50, 55, 60 and 65 GHz.

0.3 mm  $\times$  0.25 mm. Using on-chip measurements with Cascade probes, the phase shifter was tested from 50 to 65 GHz (65 GHz was the maximum frequency of operation of the test setup). The insertion loss versus the control voltage is shown in Fig. 3, for a set of frequencies. With only small changes in insertion loss over frequency, this phase shifter demonstrates approximately 3.5 dB of loss variation across all control voltage values. As discussed in [7] (see Section I) the variation in insertion loss is an intrinsic characteristic of passive or digital phase shifters, but it can be compensated to a large extent by an efficient beamforming algorithm.

Fig. 4 shows the measured phase-shift of the phase shifter versus frequency for different control voltages. The phase varies linearly over 50–65 GHz frequency range. At each frequency the 90° continuous phase shift is obtained by changing the control voltage.

Fig. 5 depicts the insertion loss and return loss of the phase shifter over the entire bandwidth of 15 GHz. The maximum insertion loss is 8 dB (at 0.4 V control voltage).

The return loss of the phase shifter is more than 12 dB at all phase states. Fig. 6 depicts the measured output power versus input power at 0.4 V control voltage, which verifies the linear performance of the device. Thus, the  $P_{1 \text{ dB}}$  point of the developed phase shifter is certainly higher than 4 dBm.



Fig. 4. Measured output phase of the phase shifter versus frequency for various varactor control voltages.

TABLE I COMPARISON OF THIS WORK WITH OTHER MM-WAVE CMOS PHASE SHIFTERS (VM: VECTOR MODULATION, CONT'S: CONTINUOUS PHASE SHIFT)

| Reference                   | [2]                 | [4]                 | [5]                 | [6]                  | This Work            |
|-----------------------------|---------------------|---------------------|---------------------|----------------------|----------------------|
| Technology                  | CMOS<br>130 nm      | CMOS<br>65 nm       | CMOS<br>90 nm       | CMOS 130<br>nm       | CMOS<br>90 nm        |
| Frequency<br>(GHz)          | 15-26               | 55-65               | 40- 75              | 60                   | 50-65                |
| Phase shifter<br>type/ Step | VM<br>4-bit         | Digital<br>4-bit    | VM<br>Cont's        | VM<br>4-bit          | RTPS/<br>Cont's      |
| Phase shift                 | 360°                | 180°                | 360°                | 360°                 | 90°                  |
| Die Area                    | 0.14mm <sup>2</sup> | 0.2 mm <sup>2</sup> | 0.4 mm <sup>2</sup> | 0.95 mm <sup>2</sup> | 0.08 mm <sup>2</sup> |
| Power<br>Consumption        | 11.7 mW             | ~0 mW               | 30 mW               | 72 mW                | ~0 mW                |
| Insertion loss<br>(dB)      | 3.5± 2.5            | 9.4± 3.1            | $18\pm 2$           | N/A                  | $6.25 \pm 1.75$      |



Fig. 5. Measured insertion loss and input return loss of the phase shifter versus frequency for various control voltages.



Fig. 6. Measured output power versus input power at 0.4 V control voltage.

## IV. CONCLUSION

A wideband reflective-type phase shifter operating from 50–65 GHz was designed and implemented in 90 nm CMOS technology. The measured results showed that a continuous  $90^{\circ}$  phase shift over the whole frequency range has been achieved. Moreover, the average insertion loss was close to 6 dB at all phase states. Table I compares this work with other similar works [2], [4]–[6]. This work has the lowest chip area and power consumption.

## ACKNOWLEDGMENT

The authors would like to thank J. Dietrich, CMC Advanced RF Lab, University of Manitoba, for on-wafer measurements.

#### REFERENCES

- A. Natarajan, A. Komijani, X. Guan, A. Babakhani, and A. Hajimiri, "A 77 GHz phased-array transceiver with on-chip antennas in silicon: Transmitter and local LO-path phase shifting," *IEEE J. Solid-State Circuits*, vol. 41, no. 12, pp. 2807–2819, Dec. 2006.
- [2] K.-J. Koh and G. M. Rebeiz, "0.13-µm CMOS phase shifters for X-, Ku-, and K-band phased arrays," *IEEE J. Solid-State Circuits*, vol. 42, no. 4, pp. 2535–2546, Nov. 2007.
- [3] K.-J. Koh and G. M. Rebeiz, "A Q-band four-element phased-array front-end receiver with integrated wilkinson power combiners in 0.18-μm SiGe BiCMOS technology," *IEEE Trans. Microw. Theory Tech.*, vol. 56, no. 9, pp. 2046–2053, Sep. 2008.
- [4] Y. Yu et al., "A 60 GHz digitally controlled phase shifter in CMOS," in Proc. 34th Eur. Solid-State Circuits Conf. (ESSCIRC'08), Sep. 2008, pp. 250–253.
- [5] P.-S. Wu et al., "A 40–74 GHz amplitude/phase control MMIC using 90-nm CMOS technology," in Proc. Eur. Microw. Integr. Circuit Conf., Oct. 2007, pp. 115–118.
- [6] S. Alalusi and R. Brodersen, "A 60 GHz phased array in CMOS," in Proc. IEEE Custom Integr. Circuits Conf., Sep. 2006, pp. 393–396.
- [7] M. Fakharzadeh, P. Mousavi, S. Safavi-Naeini, and S. H. Jamali, "The effects of imbalanced phase shifters loss on phased array gain," *IEEE Antennas Wireless Propag. Lett.*, vol. 7, pp. 192–196, Jul. 2008.
- [8] H. Hashemi, X. Guan, A. Komijani, and A. Hajimiri, "A 24-GHz SiGe phased-array receiver LO-phase-shifting approach," *IEEE Trans. Microw. Theory Tech.*, vol. 53, no. 2, pp. 614–626, Feb. 2008.
- [9] R. Mongia, I. Bahl, and P. Bhartia, *RF and Microwave Coupled-Line Circuits*. Norwell, MA: Artech House, 1999.