## Yugang Sun<sup>†,‡</sup> and John A. Rogers<sup>\*,†,‡,§</sup> Department of Materials Science and Engineering and Frederick Seitz Materials Research Laboratory, Beckman Institute, and Department of Chemistry, University of Illinois at Urbana-Champaign, Urbana, Illinois 61801

Fabricating Semiconductor Nano/

**Microwires and Transfer Printing** 

**Ordered Arrays of Them onto Plastic** 

Received July 22, 2004; Revised Manuscript Received August 5, 2004

**Substrates** 

## ABSTRACT

Ordered arrays of single-crystalline nano- and microwires of GaAs and InP with well-controlled lengths, widths, and cross-sectional shapes have been fabricated over large areas from high quality bulk wafers by the use of traditional photolithography and anisotropic, chemical wet etching. A printing technique using elastomeric stamps can transfer these wire arrays to plastic substrates, with excellent retention of order and crystallographic orientation of the wires. Electrical measurements on simple test structures demonstrate the high degree of mechanical flexibility of the resulting wire arrays on plastics. The combination of "top down" wire fabrication and "dry" transfer printing might represent an effective route to ultrahigh performance macroelectronic systems.

Semiconducting materials that are processed into freestanding elements such as wires, ribbons, platelets, rods, crystallites, and other shapes gain interesting new properties compared to their bulk counterparts. For example, they can be dispersed in solution and transferred to virtually any substrate, including low-cost plastics and even paper, both of which are intrinsically incompatible with procedures used to make conventional bulk wafers of most inorganic semiconductors.<sup>1</sup> Also, the properties of these elements can depend strongly on their geometry; this attribute offers new application possibilities.<sup>2,3</sup> Many classes of devices can be built with wires, ribbons, or other structures that have aspect ratios large enough to enable easy electrical connection.<sup>4</sup>

Compound III–V semiconductors are core active materials for high-speed digital circuits, monolithic microwave integrated circuits, RF communications, and high performance optoelectronic devices (e.g., laser diodes, light emitting diodes, and photodiodes) because of their high electron mobility, high saturated drift velocity, wide direct band gap, and wide range of working temperature.<sup>5,6</sup> Nanowires of these materials (e.g., GaAs and InP) can be prepared in gaseous media as well as in liquid media. The gas-phase procedures are generally guided by the vapor–liquid–solid (VLS) mechanism in which vapors of target materials are generated by laser ablation<sup>7</sup> and/or thermal decomposition of corresponding compounds.<sup>8</sup> In a typical synthesis, metal nanoparticles (e.g., Au, Ag, and Cu) catalyze the growth of the nanowires. The vapor determines the composition of the wires, and the size of the particles determines their diameter. Buhro and co-workers extended the VLS growth process to liquid phase by using nanoparticles made of metals (e.g., In and Ga) with low melting points as catalysts (called solution-liquid-solid process, or SLS).9 For example, GaAs nanowires with diameters of 6.0-16.8 nm and narrow diameter distributions (i.e., 14.1-16.2%) are generated by refluxing 1,3-diisopropylbenzene solutions of ('Bu)<sub>3</sub>Ga and As(SiMe<sub>3</sub>)<sub>3</sub> in the presence of In nanoparticles.<sup>9b</sup> Korgel et al. demonstrated that metal nanoparticles (i.e., Au) with high melting points could serve as catalysts to prepared GaAs nanowires when supercritical hexane was used as reaction medium.<sup>10</sup> The synthesized nanowires usually are produced in the form of random assemblies on substrates (for VLS growth) or in solution (for SLS growth). The resultant nanowires always have very broad length distributions, with maximum lengths in the range of 100  $\mu$ m.<sup>7-10</sup> The growth conditions (i.e., carrier gas flow, temperature, etc.) and the diameter distribution of catalysts lead to some dispersion in wire diameter. In most cases, it remains unclear how the purity, doping, crystallinity, and other related properties of wires formed using these synthetic, or "bottom up", ap-

2004 Vol. 4, No. 10 1953–1959

NANO LETTERS

<sup>\*</sup> Corresponding author. E-mail: jrogers@uiuc.edu.

<sup>&</sup>lt;sup>†</sup> Department of Materials Science and Engineering and Frederick Seitz Materials Research Laboratory.

<sup>&</sup>lt;sup>‡</sup> Beckman Institute.

<sup>§</sup> Department of Chemistry.

proaches compare to bulk single crystal wafers that are grown and doped using the extremely well controlled techniques that have been developed over the last several decades to support the semiconductor industry.

Organization of high quality nanowires into ordered architectures is critical for the fabrication of functional devices.<sup>1,11</sup> The assembly of semiconductor nanowires/ microwires on plastic substrates is particularly important since electronic devices built on plastics with inorganic semiconductors might provide merits in terms of performance, flexibility, reliability, and cost compared to analogous devices built with organic semiconductors or amorphous silicon.<sup>1</sup> Wires can be aligned to some degree by microfluidic shear forces, electric fields, and Langmuir-Blodgett (LB) based techniques.<sup>12</sup> Scaling these approaches to high speeds and large areas might be challenging. Also, the uniformity in wire spacing, length, and crystalline orientation all require improvement for many applications. Vertically aligned GaAs (or InP) wires can be produced by predepositing metal catalyst (random or patterned distributions) on a GaAs (or InP) wafer with orientation of (111)B (i.e., the growth direction of wires), followed by growth via the VLS process.<sup>13</sup> These kinds of wire arrays are well aligned on the mother substrate, but they might be difficult to transfer to plastic sheets while preserving their order.

Here we report a simple "top down" approach to the fabrication of nanowires/microwires of GaAs and InP that combines conventional lithographic techniques and anisotropic chemical etching with high quality bulk single-crystal wafers of GaAs or InP. This approach gives excellent control over wire width, length and spatial position. Wire arrays generated in this manner can be dry transfer printed onto plastic substrates with good retention of order and crystallographic orientation. Electrical measurements show that simple devices built on these substrates have good mechanical flexibility. These approaches might be important for future large area, high performance "macroelectronic" systems.

Figure 1 summarizes steps for generating and transferring nanowire arrays of GaAs to a plastic substrate, e.g., a poly-(ethylene terephthalate) (PET) sheet coated with a thin layer of cured polyurethane (PU). The process begins with a piece of GaAs wafer with its surface oriented along the (100) direction (American Xtal Technology, Fremont, CA). Defining an etch mask of SiO<sub>2</sub> in the form of lines oriented along the  $(0 \ \overline{1} \ \overline{1})$  direction prepares the structure for anisotropic etching in the aqueous solution of H<sub>3</sub>PO<sub>4</sub> and H<sub>2</sub>O<sub>2</sub> consisting of  $H_3PO_4$  (85 wt %):  $H_2O_2$  (30 wt %):  $H_2O = 1:13:12$  in volume (step i).14 This etching chemistry, when applied in this fashion, exhibits high anisotropy, i.e., sharply defined reverse mesa-shaped profiles are generated under the SiO<sub>2</sub> mask stripes.<sup>15</sup> For sufficient etching times, the two side walls of each reverse mesa intersect, resulting in the formation of a wire with triangular cross section (see the top inset of Figure 1A). When the patterned SiO<sub>2</sub> lines are surrounded by bulk SiO<sub>2</sub> film, both ends of each GaAs wire connect to the mother wafer. This connection confines the wires and preserves the spatial orientation and layout defined by the



Figure 1. Schematic illustration of the process of generating and transfer printing GaAs wire arrays onto plastic substrates. (A) The steps involved in the fabrication and transfer of GaAs wire arrays to a PDMS stamp: (i) anisotropic chemical etching of a GaAs wafer using SiO<sub>2</sub> stripes as mask produces GaAs nanowire arrays; (ii) contact between PDMS and SiO<sub>2</sub> leads to the formation of siloxane (Si-O-Si) bonds via a condensation reaction; (iii) peeling the PDMS stamp from the GaAs substrate lifts off the wires; (iv) polishing the remaining GaAs wafer enables a new cycle of wire fabrication and lift-off. (B) The steps involved in the transfer process of GaAs wire arrays from PDMS stamp to PET sheet coated with a thin layer of PU: (v) contact between a PDMS stamp (with GaAs wires) and liquid film of PU cast on PET sheet causes the PU to flow to conform to the wires; (vi) curing PU with UV light bonds the wires to the PU and the PU to the PET then peeling off the PDMS stamp leaves the wires embedded in PU; (vii) BOE etching removes the SiO<sub>2</sub>.

pattern of SiO<sub>2</sub>. Free-standing GaAs wires (see a typical SEM shown in Figure 2A) can be obtained from GaAs wafer patterned with isolated SiO<sub>2</sub> lines. It is worthy of note that lateral undercutting of GaAs occurs along with the vertical etching, resulting in the ability to decrease the width of resultant GaAs wires down to nanometer scale even with SiO<sub>2</sub> lines that have micron widths.

GaAs wire arrays can be transfer printed to plastic sheets with retention of the orientation and relative position of individual wires. In the first step, a conformable elastomeric transfer element (i.e., flat piece of poly(dimethylsiloxane), or PDMS, Sylgard 184, A/B = 1:10, Dow Corning) is placed on the GaAs wafer to pick up the wires (step ii). Relatively strong bonding between the PDMS sheet and the SiO<sub>2</sub> mask layer is required to break the crystalline connections to the underlying substrate at the ends of wires. Cleaning the PDMS stamp and GaAs wafer (with SiO<sub>2</sub> mask) with a weak oxygen plasma can promote the formation of covalent siloxane (Si-O-Si) bonds between PDMS and SiO<sub>2</sub> by a condensation reaction (see the middle inset of Figure 1A).<sup>16</sup> The



**Figure 2.** (A) SEM images of long GaAs wires randomly assembled on the mother substrate. The lower inset shows an SEM image of a nanowire with a bend radius less than 20  $\mu$ m. (B–E) SEM images of individual GaAs wires obtained by etching GaAs wafers with the same mask pattern for different times: (B) 68, (C) 75, (D) 85, and (E) 93 s. The scale bars of (B–E) represent 500 nm. The scale bar of the inset of E represents 200 nm. (F) Dependence of the average width of as-obtained wires ( $\bar{w}_{wires}$ ) and the ratio between width variation ( $\sigma$ ) along individual wires and their average width ( $\bar{w}$ ) on the etching time.

density of bonds over the interface is proportional to the number of  $-O_n Si(OH)_{4-n}$  group on the PDMS surface, which is highly dependent on the intensity of oxygen plasma and the treatment time.<sup>17</sup> Treatment with a strong plasma for a long time can induce bonding that is too strong to release the wires from PDMS to the desired plastic substrates. Controlled experiments indicate that the PDMS and SiO<sub>2</sub>-coated GaAs wafer treated by the plasma generated from O<sub>2</sub> at pressure of 10 mTorr, flow rate of 10 sccm, and power

intensity of 10 W (Uniaxis 790, Plasma-Therm Reactive Ion Etching System) for 3 and 60 s, respectively, generated the best results. The interaction between the e-beam evaporated SiO<sub>2</sub> mask layer and GaAs is strong enough to prevent delamination during the transfer process.<sup>18</sup> Peeling the PDMS stamp away from the GaAs substrate after leaving it in contact for  $\sim 2$  h lifts off all of the wires (step iii). The GaAs wafer after this transfer step can be polished to regenerate a flat surface for another run of wire fabrication (step iv).<sup>19</sup> The combination of wafer polishing with wire fabrication as described above makes it possible to generate a huge number of GaAs wires from a single piece of wafer. For example, one piece of GaAs wafer with diameter of 10 cm and thickness of 450  $\mu$ m (commercially available from American Xtal Technology) can generate enough wires (~2.2 billion wires with widths of ~400 nm and lengths of 100  $\mu$ m) to densely cover the entire surface of a plastic substrate with an area of 1.76 m<sup>2</sup> if one cycle of anisotropic etching and polishing consumes  $2 \mu m$  GaAs in thickness (typical of the results described here).<sup>20</sup>

Exposing the PDMS stamp with bonded GaAs wires to ambient environment for 1 day or by rinsing it with ethanol reconstitutes the PDMS surface to its native, hydrophobic status.<sup>21</sup> The hydrophobic property prevents the PDMS from strongly interacting with adhesives that are normally hydrophilic. When the recovered PDMS stamp is placed against an adhesive layer (e.g., PU obtained from Nolarland products, Cranbury, NJ) spin-coated onto a plastic substrate (e.g., PET of  $\sim 175 \,\mu m$  in thickness, Mylar film, Southwall Technologies, Palo Alto, CA), only the GaAs wires/SiO2 mask stripes are wettable to the adhesive. The thickness of the PU layer can be varied from 1 to tens of microns by controlling the spin speed. Illuminating the sample with an ultraviolet lamp (Model B 100 AP, Black-Ray, Upland, CA) for 1 h cures the PU layer and forms a strong bond between the cured PU and the GaAs wires and SiO2 mask stripes and between the cured PU and the underlying PET sheet (step v).<sup>22</sup> Peeling away the PDMS stamp leaves the GaAs wires and SiO2 stripes embedded in the matrix of cured PU with preservation of order and crystallographic orientation similar to those of wires prior to lift-off (step vi). The separation of SiO<sub>2</sub> from PDMS stamp is enabled by two possible effects: (i) moderate adhesion strength associated with sparse siloxane bonds at the interface between PDMS and SiO<sub>2</sub> which might further weaken during the process of reconstituting PMDS surface; and (ii) an ultrathin layer of SiO2 (with thickness of several nanometers) that remains on the PDMS after cohesive failure of the SiO<sub>2</sub>, which is amorphous and possibly incompact and fragile. Immersing the plastic sheet in a solution of buffered oxide etchant (BOE, NH<sub>4</sub>F (40 wt %): HF (49 wt %) = 10:1) for 15 min removes the SiO<sub>2</sub> mask stripes, leaving the clean (100) top surfaces of the GaAs nanowires (step vii) facing out.

This simple "top down" approach to the fabrication and dry printing of GaAs wire arrays offers many advantages. For example, the geometries (i.e., length and width) of the wires and their spatial organization can be defined by the initial lithographic step to satisfy the design of the desired electronic or optical end application. The transfer printing technique can generate yield as high as 100% with preservation of the patterns defined by the lithography. The well oriented crystallographic facets of the transferred wires (i.e., the top (100) surface) on plastic substrates provide an extremely flat top surface (similar to that of original wafer) for device fabrication. Furthermore, the SiO<sub>2</sub> mask stripes prevent the top surfaces of GaAs wires from becoming contaminated by organics (e.g., PDMS and PU) and solvents used in the processing. Embedding the GaAs wires in cured PU prevents them from moving, especially when the plastic substrates are bent or twisted. PU and PET are only examples; other adhesives (e.g., NEA 155, another product from Norland) and plastic sheets (e.g., Kapton polyimide film) can be used. Repetitive application of wire fabrication followed by wafer polishing steps enables cost-effective use of the bulk wafers.

Unlike "bottom up" approaches, the "top down" process can generate GaAs nanowires with uniform lengths from several microns up to tens of centimeters (i.e., the diameter of original wafers). Figure 2A shows an SEM image of freestanding GaAs nanowires with widths of ~400 nm and lengths of 2 cm which were randomly assembled on the mother wafer. The long nanowires formed curved structures during the drying process, indicating the high degree of flexibility that is afforded by their narrow widths.<sup>23</sup> As shown in the lower inset of Figure 2A, the circled nanowire has a bend radius as small as ~20  $\mu$ m, implying that nanowires with width of ~400 nm could withstand strain of ~1.3%.<sup>24</sup> The upper inset gives an SEM image of the cross section before a nanowire lift off, clearly showing the formation of inverse mesa and undercutting from anisotropic etching.

The width of the GaAs wires could be controlled by changing the width of SiO<sub>2</sub> mask lines as well as the etching time. Widths between hundreds of microns and tens of nanometers are possible. Controlling etching time provided an easy way to generate nanowires from SiO<sub>2</sub> patterns with micron widths. Figures 2B-E show SEM images of individual wires obtained by etching the GaAs wafer patterned with 2  $\mu$ m wide SiO<sub>2</sub> lines. The wires were transferred to a PDMS surface using the procedures described above to measure precisely the average width of their top surfaces (referred to as  $\bar{w}_{wires}$ ). The dependence of  $\bar{w}_{wires}$  on etching time is plotted in Figure 2F, which indicates that GaAs wires with widths down to 50 nm can be obtained in this fashion. The inset of Figure 2E gives a high-magnification SEM image of a high-quality section of such an individual 50-nm nanowire, clearly showing its rough surface and nonuniform width. The linear relationship between width and etching time is consistent with previous studies on etching kinetics of GaAs in H<sub>3</sub>PO<sub>4</sub>-H<sub>2</sub>O<sub>2</sub>-H<sub>2</sub>O solution, i.e., the etching rate was proportional to etching time when the molar ratio between H<sub>2</sub>O<sub>2</sub> and H<sub>3</sub>PO<sub>4</sub> ( $n_{H_2O_2}/n_{H_3PO_4}$ ) was larger than 2.3 and the molar fraction of  $H_2O$  ( $r_{H_2O}$ ) was equal to or less than 0.9  $(n_{\rm H_2O_2}/n_{\rm H_3PO_4})$  and  $r_{\rm H_2O}$  of the etchant used in our experiments were 7.8 and 0.9, respectively).<sup>25</sup> The statistic results showed that the distributions of the widths of the wires (as determined by averaging along their lengths) was <9%

for wires with widths of  $\sim$ 50 nm, which is somewhat narrower than the >14% variation in one type of "bottom" up" nanowires that have average widths of  $\sim 16.8$  nm.<sup>9b</sup> The SEM images shown in Figures 2B-D also show that the triangular cross sections of the wires are preserved during the thinning process, indicating that the etching was still highly anisotropic, even for the free-standing GaAs wires. Close observations of the wires show that there is some roughness on their side walls. Much of this roughness comes directly from the lithographic procedures used to define the SiO<sub>2</sub> mask stripes; some is induced by the misalignment of mask lines and etching itself. It is this roughness that determines the width of smallest continuous wires that we could obtain. As shown in Figure 2F, the ratio between the width variation along individual wires and average wire width  $(\sigma/\bar{w})$  was also highly dependent on the etching time. Continuous GaAs nanowires could be prepared when the ratio was less than 100%. The curve indicates that the width of nanowires obtained from our approach could be decreased down to  $\sim 40$  nm. Nanowires with different average widths exhibited essentially the same width variation along individual wires (i.e.,  $\sim 40$  nm), which was close to the width variation along individual SiO<sub>2</sub> mask lines (i.e.,  $\sim$ 36 nm). This comparison confirms that the roughness of wire side walls is mainly initiated by the rough edges of SiO<sub>2</sub> mask stripes, regardless of etching times. It is possible, then, that lithographic procedures that reduce the roughness of the mask stripes will reduce the roughness on the edges of the wires. Although this roughness could have adverse effects for certain device applications, it is important to note that the transfer printing exposes the pristine, ultraflat unetched top surface of the wires for electrical connection and device fabrication on the final substrate (i.e., the PET of Figure 1).

Figure 3 shows images of GaAs wire arrays printed on PDMS and PU/PET substrates. The wires in this case have widths of  $\sim 400$  nm and lengths of  $\sim 100 \ \mu$ m. The corresponding SiO<sub>2</sub> mask lines had widths of 2  $\mu$ m and lengths of 100  $\mu$ m oriented along the (0 1 1) direction on the (100) GaAs wafers. Panel A is an SEM image taken from an GaAs wire array bonded to a flat PDMS stamp via the SiO<sub>2</sub> mask layer, indicating that the order of wires was preserved. The inset shows the ends of three wires with relatively higher magnification, clearly revealing the breakage at their ends. Peeling the PDMS stamp away from the cured PU left a smooth surface (as smooth as that of the PDMS) with the SiO<sub>2</sub> mask stripes facing out (Figure 3B). As shown in Figure 3C, etching away the  $SiO_2$  layers with BOE exposes the pristine top surfaces of GaAs wires. Figure 3D presents an optical image collected from a PU/PET substrate with embedded GaAs wires, indicating that large-area of wire arrays can be routinely printed on the PU/PET substrate using the approach of Figure 1. GaAs wire arrays with other patterns (e.g., patches consisting of wires with different lengths) could also be transferred to PU/PET substrates (see the Supporting Information). The transfer process could be repeated to print multiple layers of GaAs wire arrays on the same PET substrate by spin-coating a new layer of PU. Figures 3E and F give typical images of samples with double



**Figure 3.** Images of GaAs wire arrays on PDMS stamp and PU/ PET sheets. (A) SEM image of a GaAs wire array bonded to PDMS via the SiO<sub>2</sub> stripes. (B, C) SEM images of a GaAs wire array on PU/PET sheets before (B) and after (C) removing the SiO<sub>2</sub> stripes. (D-G) Optical micrographs of GaAs wire arrays on PU/PET sheets with different numbers of layers of wires: (D) single layer; (E) double layers with cross angle of ~90°; (F) double layers with cross angle of ~45°; (G) triple layers. The insets show high-magnification images of the areas containing multiple layers of GaAs wire array. Wires at different depths focus at different positions.

layers of GaAs wire arrays obtained by rotating the second layer with different angles ( $\sim 90^{\circ}$  and  $\sim 45^{\circ}$  for E and F, respectively) relative to the first layer. PU/PET substrates with three layers of GaAs wire arrays (a typical image shown in Figure 3G) were obtained by repeating the printing process on samples shown in Figures 3E and F. The thickness of the PU layer, which can be controlled by tuning the spin speed, controls the spacing between the wire arrays. This type of multilayer capability does not, of course, require any form of epitaxial growth, and the PU insulates the arrays in different levels. This fabrication capability could be useful for various applications.

The wire fabrication and printing technique can be used to generate wire arrays of other semiconductor materials on plastic substrates by using suitable anisotropic etchants. For example, InP wires with triangular cross sections can be fabricated by etching the (100) InP wafer with SiO<sub>2</sub> mask lines along the (0  $\overline{1}$   $\overline{1}$ ) direction in a 1% (v/v) methanol solution of Br<sub>2</sub>.<sup>26</sup> Figure 4 shows SEM images of an InP wire array on PMDS and PU/PET substrates. These wires were fabricated from an InP wafer patterned with SiO<sub>2</sub> lines of 50  $\mu$ m in length and 2  $\mu$ m in width. The wires had lengths



**Figure 4.** SEM images of InP wire arrays on (A) PDMS stamp and (B, C) PU/PET sheets before (B) and after (C) removing the  $SiO_2$  stripes.

and widths of ~35  $\mu$ m and ~1.7  $\mu$ m, respectively. The etching behavior of InP in methanol solution of Br<sub>2</sub> was significantly different from that of GaAs in aqueous solution of H<sub>3</sub>PO<sub>4</sub>-H<sub>2</sub>O<sub>2</sub> in terms of profile of wire ends and lateral undercutting. For example, the etching disconnected all the ends of InP wires from the mother wafer even with an etch mask that was similar to the one used in fabrication of GaAs wires (Figure 3). The degree of undercutting in InP is less than that in GaAs, implying that InP wires with small widths (less than 500 nm) might be most easily prepared by using narrow SiO<sub>2</sub> stripes rather than by controlling the etching time.

The mechanical flexibility of a simple two-terminal diode device made with GaAs wire arrays (same as those shown in Figure 3 which were fabricated from Si-doped n-GaAs wafer with carrier density of  $1.1-5.6 \times 10^{17} \text{ cm}^{-3}$ ) on a PU/PET substrate was evaluated by measuring the electrical properties as a function of bend radius. The structures were fabricated with GaAs wire arrays defined according to the procedures of Figure 1. Photolithography and metal deposition defined on these wires two Schottky contacts made of Ti/Au (5 nm/150 nm) and separated by 10  $\mu$ m (Figure 5A). Dipping the substrate into a concentrated HCl solution for 10 min removed the native oxide layers on the surfaces of GaAs wires just before deposition of electrodes. Figure 5B shows the current-voltage (I-V) curves recorded at different bend radii. These curves all exhibit expected diode characteristics.<sup>6b,27</sup> The small differences among these curves suggest that almost no GaAs nanowires were broken even when the bend radius (R) of substrate was 0.95 cm. The strain on the PET surface in this case was  $\sim 0.92\%$ , which is less than that estimated to exist in the free-standing GaAs nanowire shown in the inset of Figure 2A. These results further confirm that GaAs nanowires fabricated by the "top down" approach are flexible and can be integrated with bendable plastic sheets. We note that the data show that when the substrate was relaxed after first bending, the current was  $\sim 40\%$ smaller than that recorded from the original device before bending (the black curve in Figure 5C). The lack of variation



**Figure 5.** (A) Schematic illustration of the geometry of a bent PU/PET sheet and optical micrograph of Ti/Au electrode pads separated by 10  $\mu$ m and contacted to an array of GaAs wires. (B) I-V curves obtained at different bend radii. (C) I-V curves recorded when the substrate was returned to its unbent configuration after different bend radii.

in the I-V characteristics with bend radius and with multiple bending/unbending cycles after the first one suggests, however, that the one-time decrease in current might be caused by an initial variation in the properties at the interface between the electrodes and the wires.

In summary, the combined use of traditional photolithography and anisotropic chemical etching with bulk high quality single-crystal wafers of these materials forms an attractive "top down" route to nano- and microwires of GaAs and InP with triangular cross sections. The dimensions of the wires and their organization are defined by the lithography and the etching conditions (e.g., etching time). Precise control over the important parameters, such as the concentration of etchant, solution temperature, ambient light, and sample holder generates reproducible results. The as-obtained wire arrays on the mother substrates can be transfer printed with high fidelity to plastic substrates coated with a thin layer of adhesive in which the wires are embedded. The mother wafer can be reused after polishing, which enables large numbers of wires to be generated from a single wafer. This "dry" printing of "top down" nanowires/microwires represents a new class of transfer process that could offer many advantages over "wet" assembly of "bottom up" nanowires in terms of preservation of order and crystallographic orientation of the wires as well the purity of their active surfaces. Its main disadvantage is that the roughness associated with the lithography (simple contact mode photolithography for the work described here) can limit the uniformity in the widths of the wires. For macroelectronics, where wires wider than 100-200 nm might be useful, the top down approach has many attractive features. The systems of wires on plastic substrates demonstrated here illustrate excellent bendability and significant potential for use in this class of application.

Acknowledgment. We thank T. Banks for help with the process and Dr. Lolita Rotkina for her useful inputs at the very beginning of the project. This work was supported by the DARPA-funded AFRL-managed Macroelectronics Program (FA8650-04-C-7101). Funding is also partially provided by the U.S. Department of Energy under grant DEFG02-91-ER45439.

**Supporting Information Available:** Figures S1 and S2 showing GaAs wire arrays with alternative patterns (e.g., patches consisting of wires with different lengths) transferred to PU/PET substrates. This material is available free of charge via the Internet at http://pubs.acs.org.

## References

- See, for example, (a) Menard, E.; Lee, K. J.; Khang, D.-Y.; Nuzzo, R. G.; Rogers, J. A. *Appl. Phys. Lett.* **2004**, *84*, 5398. (b) Ridley, B. A.; Nivi, B.; Jacobson, J. M. *Science* **1999**, *286*, 746. (c) Duan, X.; Niu, C.; Sahl, V.; Chen, J.; Parce, J. W.; Empedocles, S.; Goldman, J. L. *Nature* **2003**, *425*, 274.
- (2) Reviews: (a) Alivisatos, A. P. Science 1996, 271, 933. (b) Alivisatos, A. P.; Barbara, P. F.; Castleman, A. W.; Chang, J.; Dixon, D. A.; Kline, M. L.; Melendon, G. L.; Miller, J. S.; Ratner, M. A.; Rossky, P. J.; Stupp, S. I.; Thompson, M. I. Adv. Mater. 1998, 10, 1297. (c) Xia, Y.; Yang, P.; Sun, Y.; Wu, Y.; Mayers, B.; Gates, B.; Yin, Y.; Kim, F.; Yan, H. Adv. Mater. 2003, 15, 353. (d) Nirmal M.; Brus, L. Acc. Chem. Res. 1999, 32, 407. (e) Markovich, G.; Collier, C. P.; Henrichs, S. E.; Remacle, F.; Levine, R. D.; Heath, J. R. Acc. Chem. Res. 1999, 32, 415. (f) Hu, J.; Odom, T. W.; Lieber, C. M. Acc. Chem. Res. 1999, 32, 435.
- (3) (a) Huang, M. H.; Mao, S.; Feick, H.; Yan, H.; Wu, Y.; Kind, H.; Weber, E.; Russo, R.; Yang, P. Science 2001, 292, 1897. (b) Pan, Z. W.; Dai, Z. R.; Wang, Z. L. Science 2001, 291, 1947. (c) Kong, X. Y.; Ding, Y.; Yang, R.; Wang, Z. L. Science 2004, 303, 1348. (d) Wang, Y.; Jiang, X.; Xia, Y. J. Am. Chem. Soc. 2003, 125, 16176. (e) Battaglia, D.; Li, J. J.; Wang, Y.; Peng, X. Angew. Chem., Int. Ed. 2003, 42, 5035. (f) Milliron, D. J.; Hughes, S. M.; Cui, Y.; Manna, L.; Li, J.; Wang, L.-W.; Alivisatos, A. P. Nature 2004, 430, 190.
- (4) Melosh, N. A.; Boukai, A.; Diana, F.; Gerardot, B.; Badolato, A.; Petroff, P. M.; Heath, J. R. Science 2003, 300, 112.
- (5) (a) Jenkins, P. P.; Macinnes, A. N.; Tabibazar, M.; Barron, A. R. *Science* **1994**, *263*, 1751. (b) Robinson, A. L. *Science* **1983**, *219*, 275. (c) Morkoc, H.; Mohammad, S. N. *Science* **1995**, *267*, 51. (d) Razeghi, M. *Nature* **1994**, *369*, 631. (e) Matsunaga, N.; Yamamoto, M.; Hatta, Y.; Masuda, H. *IEEE Trans. Electron Dev.* **2003**, *50*, 1194. (f) Leclercq, J. L.; Ribas, R. P.; Karam, J. M.; Viktorovitch, P. *Microelectron. J.* **1998**, *29*, 613.

- (6) (a) Sze, S. M. Semiconductor Sensors; John Wiley & Sons: New York, 1994. (b) Chang, C. Y.; Kai, R. GaAs High-Speed Devices: Physics, Technology, and Circuit Application; John Wiley & Sons: New York, 1994.
- (7) Duan, X.; Lieber, C. M. Adv. Mater. 2000, 12, 298.
- (8) (a) Wu, Z. H.; Mei, X.; Kim, D.; Blumin, M.; Ruda, H. E. *Appl. Phys. Lett.* 2003, *83*, 3368. (b) Panev, N.; Persson, A. I.; Sköld, N.; Samuelson, L. *Appl. Phys. Lett.* 2003, *83*, 2238.
- (9) (a) Trentler, T. J.; Hickman, K. M.; Subhash, H.; Goel, C.; Viano, A. M.; Gibbons, P. C.; Buhro, W. E. *Science* **1995**, *270*, 1791. (b) Yu, H.; Buhro, W. E. *Adv. Mater.* **2003**, *15*, 416. (c) Yu, H.; Li, J.; Loomis, R. A.; Wang, L.-W.; Buhro, W. R. *Nat. Mater.* **2003**, *2*, 517.
- (10) Davidson, F. M., III.; Schricker, A. D.; Wiacek, R. J.; Korgel, B. A. *Adv. Mater.* **2004**, *16*, 646.
- (11) Lieber, C. M. Sci. Am. 2001, 285(3), 58.
- (12) (a) Huang, Y.; Duan, X.; Wei, Q.; Lieber, C. M. Science 2001, 291, 630. (b) Whang, D.; Jin, S.; Wu, Y.; Lieber, C. M. Nano Lett. 2003, 3, 1255. (c) Jin, S.; Whang, D.; McAlpine, M. C.; Friedman, R. S.; Wu, Y.; Lieber, C. M. Nano Lett. 2004, 4, 915. (d) Tao, A.; Kim, F.; Hess, C.; Goldberger, J.; He, R.; Sun, Y.; Xia, Y.; Yang, P. Nano Lett. 2003, 3, 1229.
- (13) (a) Martensson, T.; Carlberg, P.; Borgström, M.; Montelius, L.; Seifert, W.; Samuelson, L. *Nano Lett.* **2004**, *4*, 699. (b) Wu, Z. H.; Mei, X. Y.; Kim, D.; Blumin, M.; Ruda, H. E. *Appl. Phys. Lett.* **2002**, *81*, 5177. (c) Bhunia, S.; Kawamura, T.; Fujikawa, S.; Tokushima, K.; Watanabe, Y. *Physica E* **2004**, *21*, 583.
- (14) In a typical run of wire fabrication, a layer of photoresist (AZ 5214, Clariant) was spin coated on the (100) GaAs wafer at the speed of 5000 rpm for 30 s, followed by soft-baking at 100 °C for 60 s. Exposing the wafer to UV light (Suss MJB3 mask aligner) through the proper photomasks defined the patterned lines parallel to the  $(0\overline{11})$ direction of GaAs. Developing the exposed wafer in AZ developer (diluted with the same volume of deionized water) for 30 s generated photoresist patterns. A SiO<sub>2</sub> layer with thickness of 100 nm was deposited on the wafer surface via e-beam evaporation. Lift-off of photoresist in acetone left the SiO<sub>2</sub> mask lines (as shown in Figure 1A) on the GaAs wafer. The etchant was prepared by mixing 4 mL of H<sub>3</sub>PO<sub>4</sub> (85 wt %), 52 mL H<sub>2</sub>O<sub>2</sub> (30 wt %), and 48 mL of deionized

water in the ice–water bath. Immersion of GaAs wafer with  $SiO_2$  etch mask in the etchant generated GaAs wires through the anisotropic etching. The resultant sample was rinsed with deionized water and ethanol, dried, and readied for transfer printing.

- (15) (a) Raman, A.; Kapoor, S.; Prabhakar, S.; Gulati, R.; Chandra, I. J. Electrochem. Soc. **1989**, *136*, 2405. (b) Ribas, R. P.; Leclercq, J. L.; Karam, J. M.; Courtois, B.; Viktorovitch, P. Mater. Sci. Eng. B **1998**, *51*, 267.
- (16) Duffy, D. C.; McDonald, C.; Schueller, O. J. A.; Whitesides, G. M. Anal. Chem. 1998, 70, 4974.
- (17) Chaudhury, M. K.; Whitesides, G. M. Langmuir 1991, 7, 1013.
- (18) Tong, Q.-Y.; Gösele, U. Semiconductor Wafer Bonding: Science and Technology; John Wiley: New York, 1999.
- (19) Adachi, S.; Qe, K. J. Electrochem. Soc. 1983, 130, 2427.
- (20) The experimental results indicate that the ratio between the etching rates parallel (undercutting) and vertical to the wafer surface was  $\sim 1.05$  and the angle between wafer surface and side wall was  $\sim 70^{\circ}$ . For the 2  $\mu$ m wide SiO<sub>2</sub> mask stripes, the GaAs wires could be released from the mother wafer by etching 0.71  $\mu$ m of GaAs in thickness. If the polishing process thinned the GaAs wafer by an additional 1  $\mu$ m, then a total 2  $\mu$ m thick top layer of GaAs generates one layer of GaAs wires. Therefore, the GaAs wire and 450  $\mu$ m in thickness) could print a plastic sheet over an area of 255 times larger than that of the mother GaAs wafer.
- (21) Morra, M.; Occhiella, E.; Marola, R.; Garbassi, F.; Humphrey, P.; Johnson, D. J. Colloid Interface Sci. 1990, 137, 11.
- (22) (a) Schrieber, H. P.; Qin, R. Y.; Sengupta, A. J. Adhesion 1998, 68, 31. (b) Hu, J.; Beck, R. G.; Deng, T.; Westervelt, R. M.; Maranowski, K. D.; Gossard, A. C.; Whitesides, G. M. Appl. Phys. Lett. 1997, 71, 2020.
- (23) Li, X.; Ono, T.; Wang, Y.; Esashi, M. Appl. Phys. Lett. 2003, 83, 3081.
- (24) Roark, R. J. Formulas for Stress and Strain; McGraw-Hill: New York, 1954.
- (25) Mori, Y.; Watanabe, N. J. Electrochem. Soc. 1978, 125, 1510.
- (26) Adachi, S.; Noguchi, Y.; Kawaguchi, H. J. Electrochem. Soc. 1982, 129, 1053.
- (27) Vilan, A.; Shanzer, A.; Cahen, D. Nature 2000, 404, 166.

NL048835L